SciELO - Scientific Electronic Library Online

 
vol.36 número3Algoritmos de rendezvous para redes Radio CognitivasAplicación de medidas de calidad en sistemas de reconocimiento de locutores índice de autoresíndice de materiabúsqueda de artículos
Home Pagelista alfabética de revistas  

Servicios Personalizados

Articulo

Indicadores

  • No hay articulos citadosCitado por SciELO

Links relacionados

  • No hay articulos similaresSimilares en SciELO

Compartir


Ingeniería Electrónica, Automática y Comunicaciones

versión On-line ISSN 1815-5928

Resumen

CRIADO CRUZ, Dilaila; ESCARTIN FERNANDEZ, Víctor  y  PAVONI OLIVER, Sonnia. Timing analysis of a SSRAM controller design.. EAC [online]. 2015, vol.36, n.3, pp. 46-55. ISSN 1815-5928.

The digital systems are every day faster and more complex. Therefore, from the conception of a design until the validation of their operation, it is necessary to carry out a detailed time analysis. In that sense, this work has as central objective the analysis of the timing performance of a digital system, from the design until the verification. The memory controller was implemented in the EP3C25F324C6, FPGA of the family Cyclone III from Altera. The memory IS61LPS25636A, manufactured by ISSI (Integrated Silicon Solution, Inc.) was used. The design was focused to work with the greater clock frequency as possible. The analysis of the design was carried out using the simulation tools Modelsim and TimeQuest Timing Analyzer from Quartus II. It was obtained an SSRAM controller with a worst setup slack of 155 ps for a clock frequency of 190 MHz.

Palabras clave : pipelined SRAM; FPGA controller.

        · resumen en Español     · texto en Español     · Español ( pdf )

 

Creative Commons License All the contents of this journal, except where otherwise noted, is licensed under a Creative Commons Attribution License